

## Precision Timing for PAM4 based High-Speed Links

Datacenters require extremely reliable 200Gbps, 400Gbps or higher throughput links to sustain data traffic generated by increasing user application loads in dense rack-based servers.

PAM4 stands for pulse amplitude modulation, 4-Level. This is the critical piece of technology that enables high-speed, 400Gbps and 800Gbps links.

## **Key Considerations**

- Frequency stability
- Temperature changes
- Thermal noise
- Mechanical

Increasing demand for Ethernet bandwidth is pushing networking infrastructure vendors and datacenter vendors towards higher speeds over Ethernet. Most networking infrastructure, like routers, switches and Ethernet links in datacenters, have deployed 400Gbps links and are already planning for 800Gbps links.

Block Diagram



Figure 1: 400G Optical module

High speed Ethernet links (10Gbps and higher) initiated the move towards adopting PAM4 but 400Gbps and 800Gbps rates are impossible to achieve without PAM4. Advances in PCB fabrication technology with tighter tolerances on the signal traces, allowed for PAM4 to be deployed for high-speed SERDES links (56G and 112G) whereas better laser technology allowed for PAM4 to be deployed over fiber optic links.

Telecom infrastructure vendors depend on SiTime MEMS-based oscillators and clock products to meet and exceed the demands for increased data bandwidths from streaming content providers.





Figure 2: Multi-port Network Switch SoC

Featured products – please refer to <u>SiTime.com</u> or <u>contact us</u> for more options.

| Туре                       | Product           | Frequency                                       | Key Features                                                                                                                                                                                              | Key Values                                                                                                                                                                                                                                                                                            |
|----------------------------|-------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Differential<br>Oscillator | <u>SiT9501</u>    | 25 to<br>644.5 MHz<br>(70 fs <sup>1</sup> IPJ)  | <ul> <li>±20 ppm to ±50 ppm<br/>frequency stability</li> <li>LVPECL, LVDS, HCSL</li> <li>1.8 V to 3.3 V</li> <li>-40°C to 105°C</li> <li>2.0 x 1.6 mm, 2.5 x 2.0 mm,<br/>3.2 x 2.5 mm packages</li> </ul> | <ul> <li>Meets demanding jitter requirements</li> <li>Small PCB footprint, easier layout</li> <li>Easy design due to flexibility</li> <li>Better MEMS reliability</li> </ul>                                                                                                                          |
|                            | <u>SiT9375</u>    | 25 to<br>644.5 MHz<br>(150 fs <sup>1</sup> IPJ) |                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                       |
| Clock<br>Generator         | <u>SiT91211</u> 2 | 1 to 750 MHz<br>(200 fs <sup>1</sup> IPJ)       | <ul> <li>4 differential output clocks</li> <li>±20 ppm frequency stability</li> <li>LVDS, LVPECL, LPHCSL</li> <li>0.01 ps/mV PSRR</li> <li>-40°C to 105°C</li> <li>4 mm x 4 mm package</li> </ul>         | <ul> <li>Simplifies clock tree design with<br/>multiple low jitter clocks</li> <li>Programmable clocks add flexibility to<br/>complex clocking architectures</li> <li>Better frequency stability and noise<br/>immunity in harsh environments</li> <li>Small PCB footprint, compact layout</li> </ul> |
|                            | <u>SiT91213</u> 2 | 1 to 750 MHz<br>(90 fs <sup>1</sup> IPJ)        |                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                       |

<sup>1</sup> 12 kHz to 20 MHz integration range <sup>2</sup> Please <u>contact SiTime</u> for availability



Learn more about Enterprise solutions from SiTime

(ì)

SiTimeDirect Store



© SiTime Corporation. The information contained herein is subject to change at any time without notice.

Version 1.0 – 20 Dec 2022