

## Features

- No load capacitors required
- No motional series resistance (ESR) compensation
- No negative resistance testing
- Guaranteed oscillator startup under all conditions
- One active resonator can drive up to two clock inputs
- All-inclusive frequency stability as low as ±20 ppm over extended temperature range (-55°C to 125°C)
- Fundamental frequencies between 119.342001 MHz and 137 MHz accurate to 6 decimal places
- Supply voltage of 1.8 V or 2.5 V to 3.3 V
- Industry best G-sensitivity of 0.1 ppb/g
- Low power consumption of 4.9 mA typical at 1.8 V
- LVCMOS compatible output
- Industry-standard packages: 2.5 x 2.0, 3.2 x 2.5 mm x mm
- RoHS and REACH compliant, Pb-free, Halogen-free and Antimony-free

## **Conditions for Drop-In-Replacement**

- SiT1421 is designed to work with non-wireless MCUs except for BLE which is supported
- SiT1421 is footprint compatible to 4-pad SMD Xtal resonators with electrically grounded pin 2 and 4
- MCU/µC supports external oscillator mode
- MCU/µC supports GPIO output function on XTAL1 pin (Figure 18) and able to drive ~6 mA across 1.8 V to 3.3 V VDD continuous voltage

## Applications

 Ruggedized equipment in harsh operating environment



## **Electrical Characteristics**

#### Table 1. Electrical Characteristics<sup>[1,2]</sup>

All Min and Max limits are specified over temperature and rated operating voltage with 15 pF output load unless otherwise stated. Typical values are at 25°C and nominal supply voltage.

| Parameters             | Symbol | Min.       | Тур.       | Max.         | Unit         | Condition                                                                                              |
|------------------------|--------|------------|------------|--------------|--------------|--------------------------------------------------------------------------------------------------------|
|                        |        |            |            | Frequency    | Range        |                                                                                                        |
| Output Frequency Range | f      | 119.342001 | -          | 137          | MHz          | Refer to Table 3 for a list of supported frequencies                                                   |
|                        |        |            | Frequ      | uency Stabil | lity and Agi | ing                                                                                                    |
| Frequency Stability    | F_stab | -15        | -          | +15          | ppm          | At 25°C                                                                                                |
|                        |        | -20        | -          | +20          | ppm          | Inclusive of Initial tolerance at 25°C, 1st year aging at 25°C,                                        |
|                        |        | -25        | -          | +25          | ppm          | <ul> <li>and variations over operating temperature, rated power<br/>supply voltage and load</li> </ul> |
|                        |        | -30        | -          | +30          | ppm          |                                                                                                        |
|                        |        | -50        | -          | +50          | ppm          |                                                                                                        |
|                        | •      |            | Oper       | ating Temp   | eratureRar   | nge                                                                                                    |
| Operating Temperature  | T_use  | -55        | -          | +125         | °C           |                                                                                                        |
| Range                  |        | -40        | -          | +150         | °C           | Contact SiTime                                                                                         |
|                        |        |            | Supply Vol | tage and Cu  | rrent Cons   | sumption                                                                                               |
| Supply Voltage         | Vdd    | 1.62       | 1.8        | 1.98         | V            |                                                                                                        |
|                        |        | 2.25       | 2.5        | 2.75         | V            |                                                                                                        |
|                        |        | 2.52       | 2.8        | 3.08         | V            |                                                                                                        |
|                        |        | 2.7        | 3.0        | 3.3          | V            |                                                                                                        |
|                        |        | 2.97       | 3.3        | 3.63         | V            |                                                                                                        |
|                        |        | 2.25       | -          | 3.63         | V            |                                                                                                        |
| Current Consumption    | ldd    | -          | 6.2        | 8            | mA           | No load condition, f = 125 MHz, Vdd = 2.8 V, 3.0 V or 3.3 V                                            |
|                        |        | _          | 5.4        | 7            | mA           | No load condition, f = 125 MHz, Vdd = 2.5 V                                                            |
|                        |        | -          | 4.9        | 6            | mA           | No load condition, f = 125 MHz, Vdd = 1.8 V                                                            |



#### Table 1. Electrical Characteristics<sup>[1,2]</sup> (continued)

| Parameters                    | Symbol  | Min. | Тур. | Max.      | Unit  | Condition                                                                                             |  |  |
|-------------------------------|---------|------|------|-----------|-------|-------------------------------------------------------------------------------------------------------|--|--|
| LVCMOS Output Characteristics |         |      |      |           |       |                                                                                                       |  |  |
| Duty Cycle                    | DC      | 45   | -    | 55        | %     | All Vdds                                                                                              |  |  |
| Rise/Fall Time                | Tr, Tf  | -    | 1.0  | 2.0       | ns    | Vdd = 2.5 V, 2.8 V, 3.0 V or 3.3 V, 20% - 80%                                                         |  |  |
|                               |         | -    | 1.3  | 2.5       | ns    | Vdd = 1.8 V, 20% - 80%                                                                                |  |  |
|                               |         | -    | 1.0  | 3         | ns    | Vdd = 2.25 V - 3.63 V, 20% - 80%                                                                      |  |  |
| Output High Voltage           | VOH     | 90%  | -    | -         | Vdd   | IOH = -4 mA (Vdd = 3.0 V or 3.3 V)<br>IOH = -3 mA (Vdd = 2.8 V or 2.5 V)<br>IOH = -2 mA (Vdd = 1.8 V) |  |  |
| Output Low Voltage            | VOL     | Ι    | -    | 10%       | Vdd   | IOL = 4 mA (Vdd = 3.0 V or 3.3 V)<br>IOL = 3 mA (Vdd = 2.8 V or 2.5 V)<br>IOL = 2 mA (Vdd = 1.8 V)    |  |  |
|                               |         |      |      | Startup T | iming |                                                                                                       |  |  |
| Startup Time                  | T_start | -    | -    | 5         | ms    | Measured from the time Vdd reaches its rated minimum value                                            |  |  |
|                               |         |      |      | Jitte     | r     |                                                                                                       |  |  |
| RMS Period Jitter             | T_jitt  | -    | 1.6  | 2.5       | ps    | f = 125 MHz, Vdd = 2.5 V, 2.8 V, 3.0 V or 3.3 V                                                       |  |  |
|                               |         | -    | 1.8  | 3         | ps    | f = 125 MHz, Vdd = 1.8 V                                                                              |  |  |
| RMS Phase Jitter (random)     | T_phj   | _    | 0.5  | 0.8       | ps    | f = 125 MHz, Integration bandwidth = 900 kHz to 7.5 MHz                                               |  |  |
|                               |         | -    | 1.3  | 2         | ps    | f = 125 MHz, Integration bandwidth = 12 kHz to 20 MHz                                                 |  |  |

#### Notes:

All electrical specifications in the above table are specified with 15 pF output load and for all Vdd(s) unless otherwise stated.
 The typical value of any parameter in the Electrical Characteristic table is specified for the nominal value of the highest voltage option for that parameter and at 25°C temperature.

#### **Table 2. Pin Description**

| Pin | Symbol  | Functionality |                                                                                           |  |  |  |
|-----|---------|---------------|-------------------------------------------------------------------------------------------|--|--|--|
| 1   | XIN/VDD | VDD<br>Power  | Connect to $\mu C$ GPIO pin XTAL1 set High via firmware $^{[3]}$                          |  |  |  |
| 2   | GND     | Power         | Electrical ground                                                                         |  |  |  |
| 3   | XOUT    | Output        | CLK output; connect to $\mu$ C XTAL2 pin (refer to Figure 18 in Application Note section) |  |  |  |
| 4   | GND     | Power         | Electrical GND                                                                            |  |  |  |



#### Figure 1. Pin Assignments

Notes:

3. A capacitor of value 4.7 nF between XIN and ground is recommended (Please refer to the Application Note section).



## **Ordering Information**

The following part number guide is for reference only.

To customize and build an exact part number, use the SiTime Part Number Generator.



#### Note:

4. The voltage portion of the SiT1421 part number consists of two characters that denote the specific supply voltage of the device. The SiT1421 supports either 1.8 V ±10% or any voltage between 2.25 V and 3.62 V. In the 1.8 V mode, one can simply insert 18 in the part number. In the 2.5 V to 3.3 V mode, two digits such as 18, 25 or 33 can be used in the part number to reflect the desired voltage. Alternatively, "XX" can be used to indicate the entire operating voltage range from 2.25 V to 3.63 V.

#### Table 3. Supported Frequencies (-55°C to +125°C)<sup>[5,6]</sup>

| Frequency Range |                |  |  |  |  |
|-----------------|----------------|--|--|--|--|
| Min.            | Max.           |  |  |  |  |
| 119.342001 MHz  | 120.238999 MHz |  |  |  |  |
| 120.262001 MHz  | 121.169999 MHz |  |  |  |  |
| 121.243001 MHz  | 121.600999 MHz |  |  |  |  |
| 123.948001 MHz  | 137.000000 MHz |  |  |  |  |

Notes:

5. Any frequency within the min and max values in the above tables are supported with 6 decimal places of accuracy.

6. Please contact SiTime for frequencies that are not listed in the tables above.

#### Table 4. Ordering Codes for Supported Tape & Reel Packing Method

| Device Size (mm x mm) | 16 mm T&R (3ku) | 16 mm T&R (1ku) | 12 mm T&R (3ku) | 12 mm T&R (1ku) | 8 mm T&R (3ku) | 8 mm T&R (1ku) |
|-----------------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------|
| 2.5 x 2.0             | -               | -               | -               | -               | D              | E              |
| 3.2 x 2.5             | -               | -               | -               | -               | D              | E              |



#### Table 5. Absolute Maximum Limits

Attempted operation outside the absolute maximum ratings may cause permanent damage to the part. Actual performance of the IC is only guaranteed within the operational specifications, not at absolute maximum ratings.

| Parameter                                                            | Min. | Max. | Unit |
|----------------------------------------------------------------------|------|------|------|
| Storage Temperature                                                  | -65  | 150  | °C   |
| Vdd                                                                  | -0.5 | 4    | V    |
| Electrostatic Discharge                                              | -    | 2000 | V    |
| Soldering Temperature (follow standard Pb free soldering guidelines) | -    | 260  | °C   |
| Junction Temperature <sup>[7]</sup>                                  | -    | 150  | °C   |

Note:

7. Exceeding this temperature for extended period of time may damage the device. Please Contact SiTime for Junction Temperature above 150°C.

#### Table 6. Thermal Consideration<sup>[8]</sup>

| Package | θJA, 4 Layer Board<br>(°C/W) | θJA, 2 Layer Board<br>(°C/W) | θJC, Bottom<br>(°C/W) |
|---------|------------------------------|------------------------------|-----------------------|
| 3225    | 109                          | 212                          | 27                    |
| 2520    | 117                          | 222                          | 26                    |

Note:

8. Refer to JESD51 for  $\theta$ JA and  $\theta$ JC definitions, and reference layout used to determine the  $\theta$ JA and  $\theta$ JC values in the above table.

#### Table 7. Maximum Operating Junction Temperature<sup>[9]</sup>

| Max Operating Temperature (ambient) | Maximum Operating Junction Temperature |
|-------------------------------------|----------------------------------------|
| 125°C                               | 135°C                                  |
| 150°C                               | Contact SiTime                         |

Note:

9. Datasheet specifications are not guaranteed if junction temperature exceeds the maximum operating junction temperature.

#### Table 8. Environmental Compliance

| Parameter                  | Condition/Test Method     |  |  |
|----------------------------|---------------------------|--|--|
| Mechanical Shock           | MIL-STD-883F, Method2002  |  |  |
| Mechanical Vibration       | MIL-STD-883F, Method 2007 |  |  |
| Temperature Cycle          | JESD22, Method A104       |  |  |
| Solderability              | MIL-STD-883F, Method2003  |  |  |
| Moisture Sensitivity Level | MSL1 @ 260°C              |  |  |



## Test Circuit and Waveform





Figure 2. Test Circuit<sup>[10]</sup>



#### Note:

10. Duty Cycle is computed as Duty Cycle = TH/Period.

## **Timing Diagrams**



# Figure 4. Startup Timing<sup>[11]</sup>

#### Note:

11. SiT1421 has "no runt" pulses and "no glitch" output during startup or resume.



## Performance Plots<sup>[12]</sup>



Figure 5. Idd vs Frequency



<u>-1.8V</u> <u>-2.5V</u> <u>-2.8V</u> <u>-3.0V</u> <u>-3.3V</u>



Figure 7. RMS Period Jitter vs Frequency



Figure 9. 20%-80% Rise Time vs Temperature



Figure 8. Duty Cycle vs Frequency



Figure 10. 20%-80% Fall Time vs Temperature



## Performance Plots<sup>[12]</sup>



Notes:

- All plots are measured with 15 pF load at room temperature, unless otherwise stated.
   Phase noise plots are measured with Agilent E5052B signal source analyzer. Integration range is up to 5 MHz for carrier frequencies up to 40 MHz.



## **Programmable Drive Strength**

The SiT1421 XCalibur<sup>™</sup> active resonator includes a programmable drive strength feature to provide a simple, flexible tool to optimize the clock rise/fall time for specific applications. Benefits from the programmable drive strength feature are:

- Improves system radiated electromagnetic interference (EMI) by slowing down the clock rise/fall time.
- Improves the downstream clock receiver's (RX) jitter by decreasing (speeding up) the clock rise/fall time.
- Ability to drive large capacitive loads while maintaining full swing with sharp edge rates.

For more detailed information about rise/fall time control and drive strength selection, see the SiTime Application Notes section.

#### **EMI Reduction by Slowing Rise/Fall Time**

Figure 13 shows the harmonic power reduction as the rise/fall times are increased (slowed down). The rise/fall times are expressed as a ratio of the clock period. For the ratio of 0.05, the signal is very close to a square wave. For the ratio of 0.45, the rise/fall times are very close to near-triangular waveform. These results, for example, show that the 11<sup>th</sup> clock harmonic can be reduced by 35 dB if the rise/fall edge is increased from 5% of the period to 45% of the period.



#### **Jitter Reduction with Faster Rise/Fall Time**

Power supply noise can be a source of jitter for the downstream chipset. One way to reduce this jitter is to speed up the rise/fall time of the input clock. Some chipsets may also require faster rise/fall time in order to reduce their sensitivity to this type of jitter. Refer to the Rise/Fall Time Tables (Table 9 to Table 13) to determine the proper drive strength.

#### **High Output Load Capability**

The rise/fall time of the input clock varies as a function of the actual capacitive load the clock drives. At any given drive strength, the rise/fall time becomes slower as the output load increases. As an example, for a 3.3V SiT1421 device with default drive strength setting, the typical rise/fall time is 1 ns for 15 pF output load. The typical rise/fall time slows down to 2.6 ns when the output load increases to 45 pF.

One can choose to speed up the rise/fall time to 1.83 ns by then increasing the drive strength setting on the SiT1421.

The SiT1421 can support up to 60 pF in maximum capacitive loads with drive strength settings. Refer to the Rise/Tall Time Tables (Table 9 to Table 13) to determine the proper drive strength for the desired combination of output load vs. rise/fall time.

#### SiT1421 Drive Strength Selection

Tables 9 through 13 define the rise/fall time for a given capacitive load and supply voltage.

- 1. Select the table that matches the SiT1421 nominal supply voltage (1.8 V, 2.5 V, 2.8 V, 3.0 V, 3.3 V).
- 2. Select the capacitive load column that matches the application requirement (5 pF to 60 pF)
- **3.** Under the capacitive load column, select the desired rise/fall times.
- **4.** The left-most column represents the part number code for the corresponding drive strength.
- 5. Add the drive strength code to the part number for ordering purposes.

#### **Calculating Maximum Frequency**

Based on the rise and fall time data given in Tables 9 through 13, the maximum frequency the oscillator can operate with guaranteed full swing of the output voltage over temperature can be calculated as follows:

Max Frequency =  $\frac{1}{5 \text{ x Trf}_{20/80}}$ 

where  $\mbox{Trf}_20/80$  is the typical value for 20%-80% rise/fall time.

#### Example 1

Calculate f<sub>MAX</sub> for the following condition:

- Vdd = 1.8 V (Table 9)
- Capacitive Load: 30 pF
- Desired Tr/f time = 3 ns (rise/fall time part number code = E)

Part number for the above example:

SiT1421BIE12-18E-66.666660

Drive strength code is inserted here. Default setting is "-"



## Rise/Fall Time (20% to 80%) vs $C_{\text{LOAD}}$ Tables

## Table 9. Vdd = 1.8 V Rise/Fall Times for Specific CLOAD

| Rise/Fall Time Typ (ns)   |      |       |       |  |  |  |
|---------------------------|------|-------|-------|--|--|--|
| Drive Strength \<br>CLOAD | 5 pF | 15 pF | 30 pF |  |  |  |
| т                         | 0.93 | n/a   | n/a   |  |  |  |
| E                         | 0.78 | n/a   | n/a   |  |  |  |
| U                         | 0.70 | 1.48  | n/a   |  |  |  |
| F or "-": default         | 0.65 | 1.30  | n/a   |  |  |  |

#### Table 11. Vdd = 2.8 V Rise/Fall Times for Specific CLOAD

| Rise/Fall Time Typ (ns)               |      |       |       |  |  |  |
|---------------------------------------|------|-------|-------|--|--|--|
| Drive Strength \<br>C <sub>LOAD</sub> | 5 pF | 15 pF | 30 pF |  |  |  |
| R                                     | 1.29 | n/a   | n/a   |  |  |  |
| В                                     | 0.97 | n/a   | n/a   |  |  |  |
| Т                                     | 0.55 | 1.12  | n/a   |  |  |  |
| E                                     | 0.44 | 1.00  | n/a   |  |  |  |
| U or "-": default                     | 0.34 | 0.88  | n/a   |  |  |  |
| F                                     | 0.29 | 0.81  | 1.48  |  |  |  |

#### Table 13. Vdd = 3.3 V Rise/Fall Times for Specific CLOAD

| Rise/Fall Time Typ (ns)               |      |       |       |  |  |  |
|---------------------------------------|------|-------|-------|--|--|--|
| Drive Strength \<br>C <sub>LOAD</sub> | 5 pF | 15 pF | 30 pF |  |  |  |
| R                                     | 1.16 | n/a   | n/a   |  |  |  |
| В                                     | 0.81 | n/a   | n/a   |  |  |  |
| T or "-": default                     | 0.46 | 1.00  | n/a   |  |  |  |
| E                                     | 0.33 | 0.87  | n/a   |  |  |  |
| U                                     | 0.28 | 0.79  | 1.46  |  |  |  |
| F                                     | 0.25 | 0.72  | 1.31  |  |  |  |

Note:

14. "n/a" in Table 9 to Table 13 indicates that the resulting rise/fall time from the respective combination of the drive strength and output load does not provide rail-to-rail swing and is not available.

#### Table 10. Vdd = 2.5 V Rise/Fall Times for Specific CLOAD

| Rise/Fall Time Typ (ns)   |      |            |     |
|---------------------------|------|------------|-----|
| Drive Strength \<br>CLOAD | 5 pF | 5 pF 15 pF |     |
| R                         | 1.45 | n/a        | n/a |
| В                         | 1.09 | n/a        | n/a |
| Т                         | 0.62 | 1.28       | n/a |
| E                         | 0.54 | 1.00       | n/a |
| U or "-": default         | 0.43 | 0.96       | n/a |
| F                         | 0.34 | 0.88       | n/a |

#### Table 12. Vdd = 3.0 V Rise/Fall Times for Specific CLOAD

| Rise/Fall Time Typ (ns)   |      |       |       |  |
|---------------------------|------|-------|-------|--|
| Drive Strength \<br>CLOAD | 5 pF | 15 pF | 30 pF |  |
| R                         | 1.22 | n/a   | n/a   |  |
| В                         | 0.89 | n/a   | n/a   |  |
| T or "-": default         | 0.51 | 1.00  | n/a   |  |
| E                         | 0.38 | 0.92  | n/a   |  |
| U                         | 0.30 | 0.83  | n/a   |  |
| F                         | 0.27 | 0.76  | 1.39  |  |



## **Output on Startup**

The SiT1421 XCalibur™ active resonator comes with gated output. Its clock output is accurate to the rated frequency stability within the first pulse from initial device startup. In addition, the SiT1421 features "no runt" pulses and "no glitch" output during startup as shown in the waveform captures in Figure 14 and Figure 15.

# Instant Samples with Time Machine and Field Programmable Active Resonator

SiTime supports a field programmable version of the SiT1421 for fast prototyping and real time customization of features. The field programmable devices (FP devices) are available for all three standard SiT1421 package sizes and can be configured to one's exact specification using the Time Machine II, an USB powered MEMS resonator programmer. For more information regarding SiTime's field programmable solutions, see Time Machine II and Field Programmable Devices. SiT1421 is typically factory-programmed per customer ordering codes for volume delivery.



Figure 14. Startup Waveform vs. Vdd



Figure 15. Startup Waveform vs. Vdd (Zoomed-in View of Figure 14)



## **Dimensions and Patterns**



Notes:

- 15. Top marking: Y denotes manufacturing origin and XXXX denotes manufacturing lot number. The value of "Y" will depend on the assembly location of the device.
- 16. A capacitor of value 4.7 nF between XIN and GND is required.



#### Table 14. Additional Information

| Document                          | Description                                                                                              | Download Link                                                                                                         |  |
|-----------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|
| Time Machine II                   | XCalibur programmer                                                                                      | www.sitime.com/time-machine-oscillator-and-active-resonator-<br>programmer                                            |  |
| Field Programmable<br>Oscillators | Devices that can be programmable in the field by<br>Time Machine II                                      | www.sitime.com/support/resource-library/datasheets/field-<br>programmable-oscillators-and-active-resonators-datasheet |  |
| Manufacturing Notes               | Tape & Reel dimension, reflow profile and other<br>manufacturing related info                            | www.sitime.com/support/resource-library/manufacturing-notes-<br>sitime-products                                       |  |
| Qualification Reports             | RoHS report, reliability reports, composition reports                                                    | www.sitime.com/support/quality-and-reliability                                                                        |  |
| Performance Reports               | Additional performance data such as phase noise, current consumption and jitter for selected frequencies | www.sitime.com/support/performance-measurement-report                                                                 |  |
| Termination Techniques            | Termination design recommendations                                                                       | www.sitime.com/support/application-notes                                                                              |  |
| Layout Techniques                 | Layout recommendations                                                                                   | www.sitime.com/support/application-notes                                                                              |  |

## **Revision History**

#### Table 15. Revision History

| Revision | Release Date | Change Summary                                                                |  |
|----------|--------------|-------------------------------------------------------------------------------|--|
| 0.1      | 30-Jul-2021  | First draft                                                                   |  |
| 1.0      | 1-Dec-2021   | Production release<br>Added Application Note Rev 0.6 and FAQ sections         |  |
| 1.01     | 7-Apr-2022   | Removed 2016 package option<br>Removed T and Y options from the ordering code |  |

#### SiTime Corporation, 5451 Patrick Henry Drive, Santa Clara, CA 95054, USA | Phone: +1-408-328-4400 | Fax: +1-408-328-4439

© SiTime Corporation 2021-2022. The information contained herein is subject to change at any time without notice. SiTime assumes no responsibility or liability for any loss, damage or defect of a Product which is caused in whole or in part by (i) use of any circuitry other than circuitry embodied in a SiTime product, (ii) misuse or abuse including static discharge, neglect or accident, (iii) unauthorized modification or repairs which have been soldered or altered during assembly and are not capable of being tested by SiTime under its normal test conditions, or (iv) improper installation, storage, handling, warehousing or transportation, or (v) being subjected to unusual physical, thermal, or electrical stress.

Disclaimer: SiTime makes no warranty of any kind, express or implied, with regard to this material, and specifically disclaims any and all express or implied warranties, either in fact or by operation of law, statutory or otherwise, including the implied warranties of merchantability and fitness for use or a particular purpose, and any implied warranty arising from course of dealing or usage of trade, as well as any common-law duties relating to accuracy or lack of negligence, with respect to this material, any SiTime product and any product documentation. Products sold by SiTime are not suitable or intended to be used in a life support application or component, to operate nuclear facilities, or in other mission critical applications where human life may be involved or at stake. All sales are made conditioned upon compliance with the critical uses policy set forth below.

CRITICAL USE EXCLUSION POLICY

BUYER AGREES NOT TO USE SITIME'S PRODUCTS FOR ANY APPLICATION OR IN ANY COMPONENTS USED IN LIFE SUPPORT DEVICES OR TO OPERATE NUCLEAR FACILITIES OR FOR USE IN OTHER MISSION-CRITICAL APPLICATIONS OR COMPONENTS WHERE HUMAN LIFE OR PROPERTY MAY BE AT STAKE.

SiTime owns all rights, title and interest to the intellectual property related to SiTime's products, including any software, firmware, copyright, patent, or trademark. The sale of SiTime products does not convey or imply any license under patent or other rights. SiTime retains the copyright and trademark rights in all documents, catalogs and plans supplied pursuant to or ancillary to the sale of products or services by SiTime. Unless otherwise agreed to in writing by SiTime, any reproduction, modification, translation, compilation, or representation of this material shall be strictly prohibited.



## **XCalibur Active MEMS Resonator MCU Requirements**

| 1 | Introduction                           | 13 |
|---|----------------------------------------|----|
| 2 | MCU Analog and Digital Operation Modes | 14 |
| 1 | MCU GPIO                               | 15 |
|   | 1.1 Power Requirements (VDDIO)         | 15 |
|   | 1.2 Current Requirements               |    |
|   | 1.3 Decoupling Cap Power Filter        | 15 |
| 2 | MCU Programming Requirements           | 16 |
|   | 2.4 Microchip/Atmel ATSAME54P20        | 16 |
|   | 2.5 Texas Instruments MSP432P4111P     | 16 |
|   | 2.6 NXP S32K146                        | 17 |
|   | 2.7 Renesas R7FS5D97                   |    |
|   | 2.8 ST Micro STM32F303                 |    |
| 3 | Appendix A: MCU Compatibility List     | 19 |
| 4 | Appendix B: Incompatible MCU List      | 20 |

## 1 Introduction

Embedded microcontroller ( $\mu$ M/MCU) and microprocessor systems typically rely on an external quartzbased resonator for their operation. XCalibur active MEMS resonators are a drop-in replacement for 4-pin SMD resonators and offer a reliable, higher frequency stability alternative to quartz-based MHz Figure 16.



#### Figure 16. XCalibur Active MEMS Resonator Drop-In Compatible with 4-Pin SMD XTAL (TOP View)

The MCU system must meet the following conditions before XCalibur active MEMS resonators can be used as a drop-in replacement:

- 1. MCU can disable analog-mode for external crystalresonator and bypass the MCU's internal Pierce oscillator circuit.
- 2. MCU can enable digital mode and drive GPIO to VDD to power up XCalibur XIN pin with  $\geq$  6 mA of current.
- **3.** External pair of loading caps should be removed and a 4.7 nF decoupling cap to be placed on XIN for the GPIO power.

This application note provides details on the three requirements above to ensure a seamless drop-in transition to XCalibur resonators.

Example firmware is provided in Chapter 2: MCU Programming Requirements for a select number of MCUs where XCalibur resonators have been tested successfully. Sample firmware highlights required steps to switch from Analog Mode to Digital Mode to power up XCalibur.

Appendix A lists compatible MCUs that support XCalibur resonator requirements listed above.

A list of MCU that are <u>not</u> compliant with XCalibur resonator requirements are provided in Appendix B.



## 2 MCU Analog and Digital Operation Modes

Quartz-based resonators rely on a Pierce oscillator inside an MCU to bias and drive the external resonator. XCalibur active resonators do not rely on a Pierce oscillator and only require power from the MCU's GPIO (X1 in Figure 17). To meet this requirement, the MCU must disable the *Analog Mode* to bypass the Pierce oscillator (X1 and X2 pins), and then enable *Digital Mode* to provide GPIO power from X1 to XIN pin of the XCalibur resonator.

This analog to digital operating mode change is shown conceptually in Figure 17.



Figure 17. MCU in Analog Mode with Pierce Oscillator (left), and Digital Mode with GPIO Enabled (right)



## 1 MCU GPIO

The XCalibur SiT14xx family of resonators require a power source from the MCU. This section outlines power requirements from the MCU and considerations to mitigate potential transient-currents that may be present during power-up and power-down events.

List of power requirements:

- 1. The MCU must provide power over GPIO in the range of 1.8 V to 3.3 V.
- 2. The GPIO must deliver 6mA or greater current
- **3.** External crystal-resonator loading caps are removed, and a single decoupling cap of 4.7 nF is added on the VDD pin of the XCalibur resonator.
  - a. An MCU with on-chip loading caps should accommodate an external decoupling cap on the existing PCB.

#### 1.1 Power Requirements (VDDIO)

Most MCU can provide a GPIO voltage (VDDIO) equal to the core-voltage VDD. Any voltage drop on the GPIO must be accounted and maintained within the operating specification range of XCalibur resonators.

#### 1.2 Current Requirements

A minimum of 6 mA or greater current is required for normal operation across supported voltage supplies between 1.8 V to 3.3 V. Using a 4.7 nF decoupling cap is a requirement that will ensure stable power supply that will meet XCalibur requirement.

#### **1.3 Decoupling Cap Power Filter**

A 4.7 nF decoupling cap is required when using XCalibur resonators as a drop-in replacement. This capacitor replaces any loading capacitor C1 on X1 (XCalibur XIN) Pin. Any loading cap C2 on X2 must be removed.



Figure 18. MCU De-Coupling Cap on GPIO

The decoupling cap minimizes power supply fluctuations and filters out power supply noise due to external influences. Adding a decoupling capacitor to a circuit introduces charge and discharge currents during powerup (rising edge) and power-down (falling edge) of the GPIO output (Figure 19).



Current Path



## 2 MCU Programming Requirements

After reset, an MCU is brought up using an internal lowrate RC oscillator to manage basic H/W configuration and initialization of its I/O pins. This section gives examples code for a select number of MCUs to configure their GPIO for proper operation using XCalibur active MEMS resonator. Sample code is provided for the following MCU:

- Microchip/Atmel ATSAME54P20
- TI MSP432P4111P
- NXP S32K146
- Renesas R7FS5D97
- ST Micro STM32F303

Please contact SiTime for any support in programming different MCU.

#### 2.4 Microchip/Atmel ATSAME54P20

The external oscillator operations are configured via OSCCTRL control registers. Through this interface, these oscillators are enabled, disabled, or have their calibration values updated.

The external Multipurpose Crystal Oscillator (XOSCn) can operate in two different modes:

- External clock, with an external clock signal connected to the XIN pin
- Crystal oscillator, with an external 8-48 MHz crystal connected to the XIN and XOUT pins

After a reset, the XOSCn is disabled and the XINn/XOUTn pins can be used as General Purpose I/O (GPIO) pins by other peripherals in the system.

When XOSCn is enabled, the operating mode determines the GPIO usage. The XINn and XOUTn pins are controlled by the OSCCTRL when in crystal oscillator mode, and GPIO functions are overridden on both pins.

Only the XINn pins will be overridden and controlled by the OSCCTRL when in external clock mode, while the XOUTn pins can still be used as GPIO pins.

The latter is the mode used by XCalibur resonators.

#### Table 16: Atmel ATSAM54P20 sample code for configuring XOUT as GPIO

| OSCCTRL->XOSCCTRL[1].reg &= ~(1 << 2);  | // select external clock instead of crystal by //writing 0 to XTALEN bit |
|-----------------------------------------|--------------------------------------------------------------------------|
| PORT->Group[1].DIRSET.reg  = (1 << 23); | // configure XOUT (PB23) as pin out                                      |
| PORT->Group[1].OUTSET.reg  = (1 << 23); | // set PB23 to high state                                                |
| OSCCTRL->XOSCCTRL[1].reg  = (1 << 1);   | // enable OSC block by writing 1 to ENABLE bit                           |
|                                         |                                                                          |

/\* wait 5ms to ensure XCalibur starts \*/

/\* select XOSC1 as a clock source for the system (e.g., for DPLL or GCG) \*/

#### 2.5 Texas Instruments MSP432P4111P

TI MSP432P4111P device can support a high-frequency crystal on the HFXT pins.

It is possible to apply an Oscillator digital clock such as XCalibur to the LFXIN and HFXIN input pins when the appropriate LFXTBYPASS or HFXTBYPASS mode is selected.

In this case, the associated LFXOUT and HFXOUT pins can be used for other purposes. If they are left unused, they must be terminated.

XCalibur uses this HFXTBYPASS mode to use the HFXT pins in GPIO mode.

#### Table 17: TI MSP432 sample code to enable GPIO Mode

| CS->KEY = 0x695A;                                                                       | // unlock clock system registers                                   |
|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| CS->CTL2 &= ~(1 << 25)   ~(1 << 24)                                                     | // Set HFXT for bypass mode                                        |
| PJ->SEL0 = (PJ->SEL0 & 0xF3)   0x08;<br>PJ->SEL1 = (PJ->SEL1 & 0xF3)   0x00;            | // Set HFXIN to bypass mode<br>// Set HFXOUT to GPIO mode          |
| PJ->DIR  = (1 << 2);<br>PJ->OUT  = (1 << 2);                                            | // set HFXOUT (PJ.3) to Out direction<br>// set PJ.3 to high state |
| /* wait 5ms to ensure XCalibur starts */<br>/* select HFX as a clock source for the sys | stem */                                                            |
| CS->KEY = 0;                                                                            | // lock clock system registers                                     |



#### 2.6 NXP S32K146

NXP S32K1XX is a low-power ARM Cortex-M4F/M0+ core micro-controller.

Clocking options for the NXP processor are:

- 4 to 40 MHz fast external oscillator (SOSC) or 50 MHz DC external square input clock in external clock mode
- 48 MHz Fast Internal RC oscillator (FIRC)
- MHz Slow Internal RC oscillator (SIRC)

- 128 kHz Low Power Oscillator (LPO)
- Up to 112 MHz (HSRUN) System Phased Lock Loop (SPLL)
- Up to 20 MHz TCLK and 25 MHz SWD\_CLK
- 32 kHz Real Time Counter external clock (RTC\_CLKIN)

XCalibur uses "SOSC" external oscillator mode using the following configuration.

#### Table 18: NXP S32K146 SOSC external clock mode configuration firmware

```
SCG->SOSCCFG &= ~(1 << 2); // configure SOSCCFG External reference clock
PCC-> PCCn[0x128] |= (1<<30); // Enable clock on PORT B
PORTB->PCR[6] |= (PORTB->PCR[6] & 0xFFFFF8BF)|(1<<8)|(1<<6);
// Configure XTAL (PB6) pins to GPIO with high drive strength
PTB->PDDR |= 1 << 6; // set XTAL pin(PB6) to out direction
PTB-> PSOR |= 1 << 6; // set PB6 to high state
/* wait 5ms to ensure XCalibur starts */
/* select OSC as a clock source for the system */</pre>
```

#### 2.7 Renesas R7FS5D97

XCalibur clock output is connected to EXTAL input of the MCU.

The Renesas MCU supports an external oscillator by configuring XTAL as a CMOS GPIO Output and EXTAL as the clock input.

Table 19: Renesas R7FS5D97 MCU EXTAL/XTAL clock mode configuration firmware

```
R_SYSTEM->PRCR = 0xA501;
                                             // Enables writing to the registers related to the Clock
                                             Generation Circuit
                                            // set XTAL pin function as CMOS with hi-drive capability
R PFS->P213PFS = 0 \times C00;
R_IOPORT2->PCNTR1 | = (1 << 29) | (1 << 13)
                                                            // Configure XTAL pin (P213) to out direction
                                                            with high state
R SYSTEM->MOSCCR b.MOSTP = 0x01;
                                     // stop main oscillator
R SYSTEM->MOMCR b.MOSEL = 0x01;
                                     // Configure Main Clock to external clock input
R SYSTEM->MOSCCR b.MOSTP = 0;
                                     // enable main oscillator
                                             // Disable writing to the registers related to the Clock
R SYSTEM->PRCR = 0 \times 0;
                                             Generation Circuit
/* wait 5ms to ensure XCalibur starts */
/* select Main clock oscillator as a clock source for the system */
```



### 2.8 ST Micro STM32F303

```
RCC->CR |= (1 << 18) | (1 << 16); // Configure external clock
RCC->AHBENR |= (1 << 22); // enable clock on PORT F
GPIOF->MODER |= (GPIOF->MODER & 0xFFFFFF3) | 0x04; // set PF1 (XOSC_OUT) pin function as
GPIO
GPIOF->OTYPER &= ~ (1 << 1); // select output type as push-pull
GPIOF ->OSPEEDR |= (1 << 3) | (1 << 2); // select hi-drive capability
GPIOF->BSRR |= (1 << 1); // set PF1 to high state
/* wait 5ms to ensure XCalibur starts */
/* select Main clock oscillator as a clock source for the system */</pre>
```



# 3 Appendix A: MCU Compatibility List

The following compatibility list has been compiled based on information obtained from each MCU's datasheet. Please contact the SiTime support team for the latest update to this list.

# Table 20: XCalibur MCU Compatibility(Based on Datasheet)

| Manufacturer          | MCU Туре | MCU Series                                           | MCU PN                                                                                 | XCalibur Compliant<br>Based on Datasheet<br>(with Sample Code *) |
|-----------------------|----------|------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------|
| ST-Micro              | ARM      | STM32F                                               | STM32F303RET6                                                                          | Yes*                                                             |
| ST-Micro              | ARM      | STM32G<br>STM32G0                                    | STM32G081xB<br>STM32G474xB                                                             | Yes                                                              |
| ST-Micro              | ARM      | STM32H                                               | STM32H742xI/G                                                                          | Yes                                                              |
| ST-Micro              | ARM      | STM32L0<br>STM32L1<br>STM32L4<br>STM32L4+<br>STM32L5 | STM32L010RB<br>STM32L151xE<br>STM32L471xx<br>STM32L4R5xx<br>STM32L4R5xx<br>STM32L562xx | Yes                                                              |
| ST-Micro              | ARM      | STM32U                                               | STM32U585xx                                                                            | Yes                                                              |
| Microchip<br>(Atmel)  | ARM      | ATSAME54                                             | ATSAME54P20                                                                            | Yes*                                                             |
| ті                    | ARM      | MSP432                                               | MSP432P4111P                                                                           | Yes*                                                             |
| Renesas               | ARM      | S5D9                                                 | R7FS5D97E3A01CFC                                                                       | Yes*                                                             |
| NXP                   | ARM      | S32K1xx                                              | S32K146                                                                                | Yes*                                                             |
| Infineon<br>(Cypress) | ARM      | PSoC4-BLE                                            | CY8C4248LQI-BL583                                                                      | Yes                                                              |
| Microchip             | CISC     | PIC18                                                | PIC18LF46K22T-I/ML                                                                     | Yes                                                              |



# 4 Appendix B: Incompatible MCU List

The following MCUs are not compatible as a drop-in replacement for XCalibur resonators. Please contact the SiTime support team for the latest update to this list.

# Table 21: Incompatible MCU List (Based on Datasheet)

| Manufacturer | Grade      | MCU Series         | MCU PN              | XCalibur Compliant |
|--------------|------------|--------------------|---------------------|--------------------|
| ST-Micro     | Commercial | STM32WB<br>STM32WL |                     | No                 |
| ST-Micro     | Auto       | SPC5               | SPC58EC80E5         | No                 |
| Infineon     | Auto       | TC3xx(Aurix)       | SAK-TC375TP-96F300W | No                 |
| Infineon     | Industrial | XMC4000            |                     | No                 |
| ті           | Auto       | CC2642R-Q1         | CC2652R1FRGZ        | No                 |
| Renesas      | Commercial | RL78/G13           | R5F100LEAFB         | No                 |
| NXP          | Commercial | LPC11U68           | LPC11U68JBD100      | No                 |
| NXP          | Auto       | \$32G              | S32G2               | No                 |
| Cypress      | Auto       | PSoC4-BLE          | CY8C4248LQI-BL583   | No                 |
| SiLabs       | Commercial | EFM32G             | EFM32G890F128       | No                 |
| Renesas      | Automotive | RH-850/D1L2        | R7F701422           | No                 |



## **XCalibur Active MEMS Resonator Frequently Asked Questions**

## 1 Introduction

This section provides a list of frequently asked questions (FAQs) when replacing a 4-pin XTAL resonator with an SiT14xx XCalibur™ active MEMS resonator from SiTime. This FAQ should be used as a companion to application note AN-10080 SiT14xx XCalibur Active MEMS Resonator MCU Requirements.

## 2 General Hardware

- How does the footprint of a SiT14xx active resonator compare to a 4-pin SMD XTAL resonator?
  - Figure 20 shows a comparison of the XCalibur footprint compared to a 4-pin resonator.



#### Figure 20. XCalibur Active MEMS Resonator compared with 4-Pin SMD XTAL (TOP View)

- What is an active MEMS resonator?
  - An active resonator is a resonator based on microelectro mechanical systems (MEMS) technology that will need a power source to generate an output.
- What are the available packages for SiT14xx active resonators?
  - Industry-standard 3225 and 2520 SMD packages.
- Can I replace a 2-pin crystal resonator with 4-pin XCalibur resonator?
  - No. The 2-pin PCB landing pads needs to be redesigned for the 4-pin footprint of SiT14xx.
- The X1/X2 pins or XIN/XOUT functions are swapped on my MCU. Can I use XCalibur in this scenario?
  - Yes. You can rotate the package 180 degrees so that pins 1 and 3 and 2 and 4 are swapped on the landing pads such that the XIN/XOUT functions are mated correctly with the MCU.
- What is analog mode in an MCU?
  - Analog mode refers to the mode that enables an internal Pierce oscillator that supports an external XTAL-Resonator.
- What is digital mode in an MCU?
  - Digital mode refers to a mode of operation in an MCU that uses an external oscillator. When in digital mode, the MCU also enables XIN as a GPIO and can provide power to GPIO.

### 3 Software

- Is there any firmware change required after replacing a XTAL resonator?
  - Yes. A firmware change is required to enable GPIO to provide power and to setup the MCU to operate from an external oscillator.

## 4 Electrical

- What power supplies are supported?
  - SiT14xx supports two supplies:
    - 1.8 V fixed
    - 2.25 V to 3.63 V variable
- What is the current requirement for XCalibur?
  - SiT14xx requires a minimum 6 mA of current (includes 2 mA of margin above steady state).
- Do I need to replace the 12 pF loading capacitors used in a 4-pin XTAL SMD design?
  - Yes. The loading capacitor on X1/XIN must be replaced with a 4.7 nF cap.
  - The loading cap on X2/XOUT must be removed.
- Why is a 4.7 nF capacitor used on XIN?
  - A 4.7 nF decoupling cap is used to filter noise on GPIO power for better performance.
- My MCU cannot provide power (as GPIO) over X1/XIN. Can I still use XCalibur?
  - Yes, if you can provide an alternative source of power to SiT14xx.
- Can I use a larger (47 nF) decoupling capacitor instead of recommended 4.7 nF value?
  - No. A 4.7 nF decoupling cap is sufficient and a larger value capacitor is not recommended.
  - The decoupling cap minimizes power supply fluctuations and filters out power supply noise due to external influences. Adding a decoupling capacitor to a circuit introduces a charge and a discharge current during power-up (rising edge) and power-down (falling edge) of the GPIO output (Figure 19).
  - A larger 47 nF (instead of 4.7 nF) capacitor will increase this current on power-up and power-down.

## 5 Limitations FAQ

- Can an XCalibur active resonator be used with any MCU?
  - No. Please refer to XCalibur MCU Compatibility and Incompatible MCU List.



# **Supplemental Information**

The Supplemental Information section is not part of the datasheet and is for informational purposes only.



#### **Best Reliability**

Silicon is inherently more reliable than quartz. Unlike quartz suppliers, SiTime has in-house MEMS and analog CMOS expertise, which allows SiTime to develop the most reliable products. Figure 1 shows a comparison with quartz technology.

#### Why is SiTime Best in Class:

- SiTime's MEMS resonators are vacuum sealed using an advanced EpiSeal<sup>®</sup> process, which eliminates foreign particles and improves long term aging and reliability
- World-class MEMS and CMOS design expertise



Figure 1. Reliability Comparison<sup>[1]</sup>

#### **Best Aging**

Unlike quartz, MEMS oscillators have excellent long term aging performance which is why every new SiTime product specifies 10-year aging. A comparison is shown in Figure 2.

#### Why is SiTime Best in Class:

- SiTime's MEMS resonators are vacuum sealed using an advanced EpiSeal<sup>®</sup> process, which eliminates foreign particles and improves long term aging and reliability
- Inherently better immunity of electrostatically driven MEMS resonator



Figure 2. Aging Comparison<sup>[2]</sup>

### Best Electro Magnetic Susceptibility (EMS)

SiTime's oscillators in plastic packages are up to 54 times more immune to external electromagnetic fields than quartz oscillators as shown in Figure 3.

#### Why is SiTime Best in Class:

- Internal differential architecture for best common mode noise rejection
- Electrostatically driven MEMS resonator is more immune to EMS



Figure 3. Electro Magnetic Susceptibility (EMS)<sup>[3]</sup>

#### **Best Power Supply Noise Rejection**

SiTime's MEMS oscillators are more resilient against noise on the power supply. A comparison is shown in Figure 4.

#### Why is SiTime Best in Class:

- On-chip regulators and internal differential architecture for common mode noise rejection
- MEMS resonator is paired with advanced analog CMOS IC



Figure 4. Power Supply Noise Rejection<sup>[4]</sup>



#### **Best Vibration Robustness**

High-vibration environments are all around us. All electronics, from handheld devices to enterprise servers and storage systems are subject to vibration. Figure 5 shows a comparison of vibration robustness.

#### Why is SiTime Best in Class:

- The moving mass of SiTime's MEMS resonators is up to 3000 times smaller than quartz
- Center-anchored MEMS resonator is the most robust design



Figure 5. Vibration Robustness<sup>[5]</sup>

#### Figure labels:

- TXC = TXC
- Epson = EPSN
- Connor Winfield = CW
- Kyocera = KYCA
- SiLabs = SLAB
  SiTime = EpiSeal MEMS

#### **Best Shock Robustness**

SiTime's oscillators can withstand at least 50,000 g shock. They all maintain their electrical performance in operation during shock events. A comparison with quartz devices is shown in Figure 6.

#### Why is SiTime Best in Class:

- The moving mass of SiTime's MEMS resonators is up to 3000 times smaller than quartz
- Center-anchored MEMS resonator is the most robust design



Figure 6. Shock Robustness<sup>[6]</sup>



#### Notes:

- 1. Data source: Reliability documents of named companies.
- 2. Data source: SiTime and quartz oscillator devices datasheets.
- 3. Test conditions for Electro Magnetic Susceptibility (EMS):

According to IEC EN61000-4.3 (Electromagnetic compatibility standard)
Field strength: 3V/m
Radiated signal modulation: AM 1 kHz at 80% depth
Carrier frequency scan: 80 MHz – 1 GHz in 1% steps
Antenna polarization: Vertical
DUT position: Center aligned to antenna



#### Devices used in this test:

| Label        | Manufacturer    | Part Number                 | Technology                             |
|--------------|-----------------|-----------------------------|----------------------------------------|
| EpiSeal MEMS | SiTime          | SiT9120AC-1D2-33E156.250000 | MEMS + PLL                             |
| EPSN         | Epson           | EG-2102CA156.2500M-PHPAL3   | Quartz, SAW                            |
| ТХС          | TXC             | BB-156.250MBE-T             | Quartz, 3 <sup>rd</sup> Overtone       |
| CW           | Conner Winfield | P123-156.25M                | Quartz, 3 <sup>rd</sup> Overtone       |
| KYCA         | AVX Kyocera     | KC7050T156.250P30E00        | Quartz, SAW                            |
| SLAB         | SiLab           | 590AB-BDG                   | Quartz, 3 <sup>rd</sup> Overtone + PLL |

#### 4. 50 mV pk-pk Sinusoidal voltage.

#### Devices used in this test:

| Label        | Manufacturer | Part Number                | Technology |
|--------------|--------------|----------------------------|------------|
| EpiSeal MEMS | SiTime       | SiT8208AI-33-33E-25.000000 | MEMS + PLL |
| NDK          | NDK          | NZ2523SB-25.6M             | Quartz     |
| KYCA         | AVX Kyocera  | KC2016B25M0C1GE00          | Quartz     |
| EPSN         | Epson        | SG-310SCF-25M0-MB3         | Quartz     |

5. Devices used in this test:

same as EMS test stated in Note 3.

6. Test conditions for shock test:

- MIL-STD-883F Method 2002
  Condition A: half sine wave shock pulse, 500-g, 1ms
  Continuous frequency measurement in 100 µs gate time for 10 seconds



Devices used in this test:

same as EMS test stated in Note 3.

7. Additional data, including setup and detailed results, is available upon request to qualified customer. Please contact productsupport@sitime.com.